Panasonic MN103001G/F01K User Manual Page 298

  • Download
  • Add to my manuals
  • Print
  • Page
    / 466
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 297
Watchdog Timer
12-6
3 When this bit is read, a "0" is returned.
4 WDOVF The value of the watchdog timer overflow output.
5 WDOVT Watchdog timer overflow output selection
0: Pulse output
1: Level output
6 WDRST Binary counter reset, watchdog timer overflow output (WDOVF flag) reset
0: No reset
1: Reset
When a "1" is written to this bit, the reset pulse is generated for the width of
one clock pulse, and then this bit returns to "0". "0" is returned whenever
this bit is read.
7 WDCNE Watchdog timer count operation control flag
0: Count operation stopped
(oscillation stabilization wait operation is possible)
1: Count operation enabled
[Notes]
1. When resetting the value of watchdog overflow by writing the WDRST flag, do not simultaneously
overwrite the WDOVT flag.
If this flag is overwritten, the value of watchdog overflow reset is not guaranteed.
2. When changing the values of WDCK2 to 0, first stop the watchdog timer and reset the counter.
Reset control register
Register symbol: RSTCTR
Address: x'34004004
Purpose: This flag causes the program to generate an internal reset.
Bit No. 76543210
Bit
-------
CHIP
name RST
Reset 00000000
Access RRRRRRRR/W
Bit No. Bit name Description
0 CHIPRST This flag is used to generate a self-reset (an internal reset of the chip due to an
internal cause). A self-reset is generated when this flag is overwritten from "0" to
"1".
A self-reset is not generated if this flag is already set to "1" when it is written with
a "1".
The value stored in this flag is retained even after the reset.
The CHIPRST flag is cleared either by an external reset signal (RST) or by writing
a "0" to this flag through the software.
Page view 297
1 2 ... 293 294 295 296 297 298 299 300 301 302 303 ... 465 466

Comments to this Manuals

No comments